STOCK TITAN

/C O R R E C T I O N -- Marvell/

Rhea-AI Impact
(No impact)
Rhea-AI Sentiment
(Positive)
Tags
Marvell Technology (NASDAQ: MRVL) has unveiled an innovative multi-die packaging platform for custom AI accelerators, marking a significant advancement in AI infrastructure semiconductor solutions. The platform enables 2.8x larger multi-chip accelerator designs compared to conventional single-die implementations. Key features include a novel RDL interposer that integrates 1390 mm² of silicon and four HBM3/3E memory stacks. The solution offers improved die-to-die interconnect efficiency, reduced power consumption, enhanced chiplet yields, and lower product costs. Already production-qualified with a major hyperscaler, the platform supports current HBM3/HBM3E memory and is being qualified for future HBM4 designs. Notably, Marvell is collaborating with all four top hyperscalers to develop custom XPUs, CPUs, and other devices for cloud and AI infrastructure optimization.
Marvell Technology (NASDAQ: MRVL) ha presentato una nuova piattaforma di packaging multi-die per acceleratori AI personalizzati, rappresentando un importante progresso nelle soluzioni semiconduttori per l'infrastruttura AI. La piattaforma consente progetti di acceleratori multi-chip 2,8 volte più grandi rispetto alle implementazioni tradizionali a singolo die. Tra le caratteristiche principali vi è un innovativo interposer RDL che integra 1390 mm² di silicio e quattro stack di memoria HBM3/3E. La soluzione offre una maggiore efficienza nelle interconnessioni tra die, riduzione del consumo energetico, miglior rendimento dei chiplet e costi di prodotto inferiori. Già qualificata per la produzione con un importante hyperscaler, la piattaforma supporta le memorie HBM3/HBM3E attuali ed è in fase di qualificazione per i futuri design HBM4. Marvell collabora inoltre con tutti e quattro i principali hyperscaler per sviluppare XPUs, CPU e altri dispositivi personalizzati per ottimizzare infrastrutture cloud e AI.
Marvell Technology (NASDAQ: MRVL) ha presentado una innovadora plataforma de empaquetado multi-die para aceleradores de IA personalizados, marcando un avance significativo en las soluciones de semiconductores para infraestructura de IA. La plataforma permite diseños de aceleradores multi-chip 2.8 veces más grandes en comparación con las implementaciones convencionales de un solo die. Entre sus características clave se incluye un novedoso interposer RDL que integra 1390 mm² de silicio y cuatro pilas de memoria HBM3/3E. La solución ofrece una mayor eficiencia en la interconexión entre dies, menor consumo de energía, mejor rendimiento de chiplets y costos de producto reducidos. Ya está cualificada para producción con un importante hyperscaler, soporta la memoria HBM3/HBM3E actual y está en proceso de cualificación para diseños futuros HBM4. Marvell colabora con los cuatro principales hyperscalers para desarrollar XPUs, CPUs y otros dispositivos personalizados para optimizar la infraestructura de nube e IA.
Marvell Technology(NASDAQ: MRVL)는 맞춤형 AI 가속기를 위한 혁신적인 멀티 다이 패키징 플랫폼을 공개하며 AI 인프라 반도체 솔루션 분야에서 중요한 진전을 이루었습니다. 이 플랫폼은 기존 단일 다이 구현 대비 2.8배 더 큰 멀티 칩 가속기 설계를 가능하게 합니다. 주요 특징으로는 1390 mm² 실리콘과 4개의 HBM3/3E 메모리 스택을 통합한 새로운 RDL 인터포저가 있습니다. 이 솔루션은 다이 간 연결 효율 향상, 전력 소비 감소, 칩렛 수율 개선, 제품 비용 절감을 제공합니다. 이미 주요 하이퍼스케일러와 생산 자격을 획득했으며, 현재 HBM3/HBM3E 메모리를 지원하고 향후 HBM4 설계에 대한 자격을 준비 중입니다. 특히 Marvell은 클라우드 및 AI 인프라 최적화를 위해 4대 주요 하이퍼스케일러 모두와 협력하여 맞춤형 XPU, CPU 및 기타 장치를 개발하고 있습니다.
Marvell Technology (NASDAQ : MRVL) a dévoilé une plateforme d'emballage multi-die innovante pour des accélérateurs d'IA personnalisés, marquant une avancée majeure dans les solutions de semi-conducteurs pour l'infrastructure IA. La plateforme permet des conceptions d'accélérateurs multi-puces 2,8 fois plus grandes par rapport aux implémentations classiques à un seul die. Parmi les caractéristiques clés figure un nouvel interposeur RDL intégrant 1390 mm² de silicium et quatre piles de mémoire HBM3/3E. La solution offre une meilleure efficacité des interconnexions entre dies, une consommation d'énergie réduite, un meilleur rendement des chiplets et des coûts produits inférieurs. Déjà qualifiée pour la production avec un hyperscaler majeur, la plateforme supporte les mémoires HBM3/HBM3E actuelles et est en cours de qualification pour les futurs designs HBM4. Notamment, Marvell collabore avec les quatre principaux hyperscalers pour développer des XPUs, CPUs et autres dispositifs personnalisés afin d'optimiser les infrastructures cloud et IA.
Marvell Technology (NASDAQ: MRVL) hat eine innovative Multi-Die-Packaging-Plattform für maßgeschneiderte KI-Beschleuniger vorgestellt, die einen bedeutenden Fortschritt bei Halbleiterlösungen für die KI-Infrastruktur darstellt. Die Plattform ermöglicht 2,8-mal größere Multi-Chip-Beschleuniger-Designs im Vergleich zu herkömmlichen Single-Die-Implementierungen. Zu den Hauptmerkmalen gehört ein neuartiger RDL-Interposer, der 1390 mm² Silizium und vier HBM3/3E-Speicherstapel integriert. Die Lösung bietet verbesserte Die-zu-Die-Verbindungseffizienz, geringeren Stromverbrauch, höhere Chiplet-Ausbeuten und niedrigere Produktkosten. Die Plattform ist bereits für die Produktion mit einem großen Hyperscaler qualifiziert, unterstützt aktuellen HBM3/HBM3E-Speicher und wird für zukünftige HBM4-Designs qualifiziert. Bemerkenswert ist, dass Marvell mit allen vier führenden Hyperscalern zusammenarbeitet, um kundenspezifische XPUs, CPUs und andere Geräte zur Optimierung von Cloud- und KI-Infrastrukturen zu entwickeln.
Positive
  • Platform enables 2.8x larger multi-chip accelerator designs than conventional single-die implementations
  • Solution is already production-qualified and ramping with a major hyperscaler
  • Collaboration with all four top hyperscalers for custom XPUs and CPUs development
  • Modular design reduces costs and increases chiplet yields
  • Platform supports current HBM3/HBM3E memory and is being qualified for future HBM4 designs
Negative
  • None.

In the news release, Marvell Delivers Advanced Packaging Platform for Custom AI Accelerators, issued 29-May-2025 by Marvell over PR Newswire, we are advised by the company that the fifteenth paragraph should read "Marvell is currently collaborating with all four top hyperscalers to develop custom XPUs and CPUs for clouds and AI clusters as well as custom network interface controllers, CXL controllers and other devices to further optimize accelerated infrastructure." rather than "Marvell is currently collaborating with three of the top four hyperscalers to develop custom XPUs and CPUs for clouds and AI clusters as well as custom network interface controllers, CXL controllers and other devices to further optimize accelerated infrastructure." as originally issued inadvertently. The complete, corrected release follows:

Marvell Delivers Advanced Packaging Platform for Custom AI Accelerators

  • Novel multi-die packaging platform enables multi-die architectures with lower power consumption and reduced total cost 
  • Industry-first modular RDL interposer offers an alternative to traditional silicon interposers and enables supply chain flexibility for data center infrastructure
  • Solution is production-qualified and now entering production ramp in support of customer-specific AI accelerator designs

SANTA CLARA, Calif., May 29, 2025 /PRNewswire/ -- Marvell Technology, Inc. (NASDAQ: MRVL), a leader in data infrastructure semiconductor solutions, has expanded the packaging ecosystem for AI infrastructure with an innovative multi-die solution that lowers total cost of ownership (TCO) for custom AI accelerator silicon. The advanced packaging platform is part of the Marvell™ comprehensive IP portfolio for custom AI compute platforms—and enables multi-chip accelerator designs 2.8x larger than conventional single-die implementations. The Marvell approach can enable more efficient die-to-die interconnect, lower power consumption, increased chiplet yields and lower product cost, and provides a manufacturing alternative to traditional interposer-based multi-chip approaches. The packaging platform has been qualified with a major hyperscaler and is now ramping in production.

In the AI era, chip packaging has become critical for increasing compute density while effectively managing power, thermal dissipation, optical I/O, signal integrity, and other factors that impact the performance and reliability in multi-die chiplet designs. Simultaneously, rising supply chain complexity and extended lead times present significant challenges for scaling advanced packaging solutions. The new Marvell packaging solution enables hyperscalers to overcome these barriers, accelerating time-to-market while offering supply chain flexibility.

This is the latest innovation in a series of advancements for customers of Marvell custom XPU solutions. This highly optimized multi-chip packaging platform was designed from the ground up with the recently announced Marvell custom HBM and CPO solutions in mind. Taken together, Marvell is building the industry's broadest technology platform to enable custom XPU design for the future.

"Advanced packaging is one of the primary vehicles for advancing compute density in AI clusters and cloud," said Will Chu, senior vice president and general manager of Custom Cloud Solutions at Marvell. "Without it, AI infrastructure would be significantly more expensive and power-hungry. We look forward to collaborating with our partners and customers to further unlock the potential of advanced packaging."

"Chiplets constitute one of the most dynamic segments of the semiconductor market. We anticipate that chiplet processor revenue will grow by 31% per year to reach $145 billion by 2030," said James Sanders, senior analyst at TechInsights. "Advanced packaging technologies are critical to the evolution of chiplets, giving designers a framework in which to experiment."

Interposers serve as the foundational layer with compute, dies, memory, and other components stacked above and communicating through the interposer. The Marvell re-distribution layer (RDL) offers a compelling alternative to traditional silicon interposers for data center applications. The Marvell approach integrates 1390 mm2 of silicon and four pieces of high-bandwidth memory 3/3E (HBM3/3E) memory stacks and utilizes six interposer RDL layers. This enables multi-die AI accelerator solutions that are 2.8 times larger than the largest possible single-chip design. The Marvell multi-die packaging solution allows for shorter die-to-die interconnects and a modular RDL interposer.

The Marvell RDL interposer reduces design cost through its modular design. In conventional chiplets, a single interposer will span the floor space of the chips it connects well as any area between them. If two computing cores are on opposite sides of a chiplet package, the interposer will cover the entire space. By contrast, Marvell RDL interposers are form-fitted to individual computing dies and connected by high-bandwidth paths. Not only does this approach reduce materials, it also increases chiplet yields by enabling manufacturers to replace individual dies.

The Marvell multi-die packaging platform enables the integration of passive devices to reduce potential signal noise within the chiplet package caused by the power supply. In collaboration with the packaging ecosystem, Marvell has extended the solution to support multiple components within a single package, enabling the integration of the most complex AI designs.

In addition, hyperscalers can now employ the packaging technology to build XPUs with HBM3 and HBM3E memory and Marvell is actively qualifying the technology for future HBM4 designs.

Ecosystem Quotes

"Leading-edge packaging technologies are critical to the adoption of chiplet architectures in current and future generations of AI and accelerated compute devices," said Dr. Mike Hung, senior vice president at Advanced Semiconductor Engineering (ASE). "Our close collaboration with Marvell enables us to develop solutions that deliver higher levels of performance and efficiency, while reaching a broader audience across the design ecosystem."

"2.5D packaging technology continues to modernize heterogeneous IC packaging, enabling high-performance, cost-effective integration of multiple chiplet and memory modules," said Kevin Engel, chief operating officer at Amkor Technology. "This technology not only increases I/O and circuit density, but also paves the way for advanced 3D structures, making it indispensable for the next generation of applications."

"The most complicated issue in the AI/ML solution design is to create an effective power delivery network, as GPUs are increasingly using more power. SEMCO is proud to have collaborated with Marvell to create a leading power delivery solution using its custom designed silicon capacitors and passive components," said Taegon Lee, executive vice president and head of the Strategic Marketing Center at Samsung Electro-Mechanics (SEMCO). "The ecosystem approach we collectively took in developing this solution will rapidly become the norm. We look forward to continued collaboration with Marvell."

"RDL-based chiplet integration gives Marvell the flexibility to choose the optimal process technology for each part of their design," said CB Chang, president and CEO at Siliconware USA, Inc., a subsidiary of SPIL. "As the industry continues to move toward chiplet-based architectures, this flexibility enables more complex and efficient system integration."

Marvell Custom Strategy

The Marvell custom platform strategy seeks to deliver breakthrough results through unique semiconductor designs and innovative approaches. By combining expertise in system and semiconductor design, advanced process manufacturing, and a comprehensive portfolio of semiconductor platform solutions and IP—including electrical and optical serializer/deserializers (SerDes), die-to-die interconnects for 2D and 3D devices, silicon photonics, co-packaged copper, custom HBM, system-on-chip (SoC) fabrics, optical IO, and compute fabric interfaces such as PCIe Gen 7— Marvell is able to create platforms in collaboration with customers that transform infrastructure performance, efficiency and value.

Marvell is currently collaborating with all four top hyperscalers to develop custom XPUs and CPUs for clouds and AI clusters as well as custom network interface controllers, CXL controllers and other devices to further optimize accelerated infrastructure.

About Marvell
To deliver the data infrastructure technology that connects the world, we're building solutions on the most powerful foundation: our partnerships with our customers. Trusted by the world's leading technology companies for over 25 years, we move, store, process and secure the world's data with semiconductor solutions designed for our customers' current needs and future ambitions. Through a process of deep collaboration and transparency, we're ultimately changing the way tomorrow's enterprise, cloud, automotive, and carrier architectures transform—for the better.

Marvell and the M logo are trademarks of Marvell or its affiliates. Please visit www.marvell.com for a complete list of Marvell trademarks. Other names and brands may be claimed as the property of others.

This press release contains forward-looking statements within the meaning of the federal securities laws that involve risks and uncertainties. Forward-looking statements include, without limitation, any statement that may predict, forecast, indicate or imply future events, results or achievements. Actual events, results or achievements may differ materially from those contemplated in this press release. Forward-looking statements are only predictions and are subject to risks, uncertainties and assumptions that are difficult to predict, including those described in the "Risk Factors" section of our Annual Reports on Form 10-K, Quarterly Reports on Form 10-Q and other documents filed by us from time to time with the SEC. Forward-looking statements speak only as of the date they are made. Readers are cautioned not to put undue reliance on forward-looking statements, and no person assumes any obligation to update or revise any such forward-looking statements, whether as a result of new information, future events or otherwise.

For further information, contact:
Kim Markle
pr@marvell.com

Essential technology, done right (PRNewsfoto/Marvell Technology Group Ltd.)

Cision View original content to download multimedia:https://www.prnewswire.com/news-releases/marvell-delivers-advanced-packaging-platform-for-custom-ai-accelerators-302467968.html

SOURCE Marvell

FAQ

What is Marvell's new AI accelerator packaging platform and how does it improve performance?

Marvell's new multi-die packaging platform enables 2.8x larger multi-chip accelerator designs than conventional implementations, featuring a novel RDL interposer that integrates 1390 mm² of silicon and four HBM3/3E memory stacks. It offers improved die-to-die interconnect efficiency, lower power consumption, and enhanced chiplet yields.

How many hyperscalers is MRVL collaborating with for custom XPU development?

Marvell is currently collaborating with all four top hyperscalers to develop custom XPUs, CPUs, and other devices for cloud and AI infrastructure optimization.

What are the key advantages of Marvell's RDL interposer technology?

Marvell's RDL interposer technology offers a modular design that reduces materials and costs, increases chiplet yields by allowing replacement of individual dies, and provides shorter die-to-die interconnects compared to traditional silicon interposers.

What memory technologies does MRVL's new packaging platform support?

The platform supports current HBM3 and HBM3E memory technologies and is being actively qualified for future HBM4 designs.

What is the market outlook for chiplet processors according to TechInsights?

According to TechInsights, chiplet processor revenue is expected to grow by 31% annually, reaching $145 billion by 2030.
Marvell Technology Inc

NASDAQ:MRVL

MRVL Rankings

MRVL Latest News

MRVL Stock Data

53.43B
859.89M
0.48%
89.2%
2.8%
Semiconductors
Semiconductors & Related Devices
Link
United States
WILMINGTON